# Low Noise Operational Amplifiers

**Guixiong Zhong** 



ECE 547- Project Report Department of Electrical and Computer Engineering University of Maine Orono, Maine

### Abstract

This project report presents the design, layout, simulation and comparison results of two different low noise Operational Amplifier (Op-Amp) structures. Emphasis has been placed on the comparison of the Op-Amp performance. The two Op-Amps including a new structure and a Folded-Cascode structure were designed and laid out in 0.5 micron technology. While the literature emphasizes the reduction of flicker noise, the two structures in the project minimized the flicker noise and thermal noise simultaneously. Our results show that the two Op-Amps have comparable performance in simulation. Experimental testing needs to be carried out for further evaluations.

### Acknowledgements

The author would like to thank Dr. David Kotecki for his insightful guidance and patience throughout this project. The author appreciates Gregory Flewelling, Jason Beaulieu, Zachary Richards and Taoufiq Bellamine for their interesting discussions.

## Table of Contents

| Acknowledgements                                        | ii  |
|---------------------------------------------------------|-----|
| List of Figures                                         | iv  |
| List of Tables                                          | vii |
| Part I                                                  | 1   |
|                                                         | 1   |
| 1. Background                                           | l   |
| 2. Objective                                            | 2   |
| 3. Overview                                             |     |
| Part II                                                 | 4   |
| 4. Circuit Components—Schematics                        | 4   |
| 4.1 New structure Op-Amp design                         | 6   |
| 4.2 Folded-Cascode structure Op-Amp                     | 11  |
| 4.3 Bias Circuit                                        | 14  |
| 4.4 simulation results                                  |     |
| 4.5 Pin-out table and probe-pad table                   |     |
| 5. Layout                                               |     |
| 5.1 Design considerations                               |     |
| 5.2 Layout techniques                                   |     |
| 5.3 Post layout simulation                              |     |
| 5.4 Performance issues                                  | 30  |
| 6. Verification                                         |     |
| 6.1 DRC                                                 |     |
| 6.2 Extract                                             | 32  |
| 6.3 LVS                                                 |     |
| Part III                                                |     |
| 7. Experimental Testing                                 |     |
| Part IV                                                 | 41  |
|                                                         |     |
| 8. Summary and conclusion                               |     |
| 9. Suggestions for future studies/work                  |     |
| 10. Biography of the author                             |     |
| Part V                                                  | 43  |
| 11. Appendices for complete schematics and layout views | 43  |
| Appendix A: Complete schematics                         |     |
| Appendix B: Complete layout views                       |     |
|                                                         | 71  |
| Bibliography                                            | / 1 |

# List of Figures

| Figure 1.1: Schematic of a gene sequencer                             | 1  |
|-----------------------------------------------------------------------|----|
| Figure 1.2: PSD of both types of noise                                | 2  |
| Figure 4.1: Test schematic of the Op-Amps                             | 5  |
| Figure 4.2: First stage of the new structure Op-Amp                   | 7  |
| Figure 4.3: Noise model for the new structure                         | 8  |
| Figure 4.4: Small signal noise model for the input stage of $M_{1,2}$ | 9  |
| Figure 4.5: Small signal model for M <sub>7,8</sub>                   | 9  |
| Figure 4.6: Small signal model for M <sub>5,6</sub>                   | 10 |
| Figure 4.7: Schematic diagram for the Folded-Cascode structure        | 12 |
| Figure 4.8: Two stage Folded-Cascode Op-Amp                           | 13 |
| Figure 4.9: Two stage new structure Op-Amp                            | 13 |
| Figure 4.10: Bias core for the bias circuit                           | 14 |
| Figure 4.11: Entire bias circuit                                      | 15 |
| Figure 4.12: Unity gain bandwidth of the Op-Amps with zero load       | 16 |
| Figure 4.13: Phase margin of the Op-Amps with zero load               | 17 |
| Figure 4.14: Unity gain bandwidth of the Op-Amps with 10pF load       | 17 |
| Figure 4.15: Phase margin of the Op-Amps with 10pF load               |    |
| Figure 4.16: Unity gain bandwidth of the Op-Amps with 20pF load       | 19 |
| Figure 4.17: Phase margin of the Op-Amps with 20pF load               | 20 |
| Figure 5.1: Layout of the input pair                                  | 24 |

| Figure 5.2: Layout of the current mirror using interdigitation         | 25 |
|------------------------------------------------------------------------|----|
| Figure 5.3: Unity gain bandwidth of the Op-Amps with zero load         | 26 |
| Figure 5.4: Phase margin of the Op-Amps with zero load                 | 26 |
| Figure 5.5: Unity gain bandwidth of the Op-Amps with 10pF load         | 27 |
| Figure 5.6: Phase margin of the Op-Amps with 10pF load                 | 28 |
| Figure 5.7: Unity gain bandwidth of the Op-Amps with 20pF load         | 28 |
| Figure 5.8: Phase margin of the Op-Amps with 20pF load                 | 29 |
| Figure 6.1: Message of "Design Rule Check"                             | 32 |
| Figure 6.2: Extractor                                                  | 33 |
| Figure 6.3: Message of "Extraction complete"                           | 34 |
| Figure 6.4: Artist LVS                                                 | 35 |
| Figure 6.5: Message of "Analysis Job Succeeded"                        | 35 |
| Figure 6.6: Message of "Net-lists match"                               | 36 |
| Figure 7.1: Measurement scheme for MOSFET noise measurement            | 38 |
| Figure 7.2: Schematic of the low noise transimpedance amplifier        | 38 |
| Figure 7.3: Simplified schematic for the PCB testing board             | 39 |
| Figure 7.4: Sine wave input setup                                      | 40 |
| Figure 7.5: AC gain measurement setup                                  | 40 |
| Figure A.1: Test schematic for post layout                             | 44 |
| Figure A.2: Schematic of the new structure Op-Amp                      | 45 |
| Figure A.3: Schematic for the second stage of the new structure Op-Amp | 46 |
| Figure A.4: Schematic of the two stage new structure Op-Amp            | 47 |

| Figure A.5: Schematic of the Folded-Cascode Op-Amp                      | 48 |
|-------------------------------------------------------------------------|----|
| Figure A.6: Schematic for the second stage of the Folded-Cascode Op-Amp | 49 |
| Figure A.7: Schematic of the two stage Folded-Cascode Op-Amp            | 50 |
| Figure A.8: Schematic of the bias core                                  | 51 |
| Figure A.9: Schematic of the entire bias circuit                        | 52 |
| Figure A.10: Schematic of Pad Vdd                                       | 53 |
| Figure A.11: Schematic of the Pad ground                                | 54 |
| Figure A.12: Schematic of the Pad IO                                    | 55 |
| Figure A.13: Schematic of a current mirror                              | 56 |
| Figure B.1: Layout of the entire chip                                   |    |
| Figure B.2: Layout of the new structure Op-Amp                          | 59 |
| Figure B.3: Layout of the second stage for the new structure Op-Amp     | 60 |
| Figure B.4: Layout of two stage new structure Op-Amp                    | 61 |
| Figure B.5: Layout of Folded-Cascode Op-Amp                             | 62 |
| Figure B.6: Layout for the second stage of the Folded-Cascode Op-Amp    | 63 |
| Figure B.7: Layout of Folded-Cascode Op-Amp                             | 64 |
| Figure B.8: Layout of the bias core                                     | 65 |
| Figure B.9: Layout of the entire bias circuit                           | 66 |
| Figure B.10: Layout of Pad Vdd                                          | 67 |
| Figure B.11: Layout of Pad ground                                       | 68 |
| Figure B.12: Layout of the Pad IO                                       | 69 |
| Figure B.13: Layout of a current mirror                                 | 70 |

## List of Tables

| Table 1: Electrical characteristic of the 40 pin DIP    | 21 |
|---------------------------------------------------------|----|
| Table 2: Pin-out and Pad-out                            | 22 |
| Table 3: Simulation results with and without parasitics | 30 |

Part I

#### 1. Background

Low noise Op-Amp has applications in proposed gene sequencers. Figure 1.1 shows the schematic of a gene sequencer. When a single strand DNA passing through the nano pore, the sequencer generates a modulated signal in the range of several pico-amps to a nano-amp, and the bandwidth can be up to 10MHz. In order to detect such a weak signal, an ultra low noise Op-Amp is needed.



Figure 1.1: Schematic of a gene sequencer [1]

In MOSFET devices, there are two noise sources, which are flicker noise (below 1MHz) and thermal noise. Figure 1.2 shows the PSD of both types of noise on the same axis such that the flicker noise and the thermal noise can be distinguished. The corner frequency is where both PSDs of the flicker and thermal noise are equal to each other. In Figure 1.2, it is illustrated that the flicker noise is inversely proportional to the frequency and is dominant at low frequency. The thermal noise is independent of the frequency so that when flicker noise is insignificant at high frequency it dominates. In the sub-micron CMOS process, the flicker noise might be significant at frequency well into the megahertz range. For the nano pore gene sequencer

application, the bandwidth is estimated to be between 1MHz and 10MHz. In such a frequency range, the thermal noise is dominant. However, the flicker noise tail will overlap the thermal noise and increase the noise floor. Both types of noise need to be considered in this bandwidth if the Op-Amp is implemented by the sub micron CMOS process.



Figure 1.2: PSD of both types of noise [1]

### 2. Objective

The objectives for the project are (1) to design the new structure and Folded-Cascode Op-Amps in 0.5 micron process with the consideration of reducing both flicker noise and thermal noise, (2) to make it capable of operating in the frequency range of 1-10MHz, (3) to maximize the unity gain bandwidth and DC gain, (4) to compare the performance of the two structures.

### 3. Overview

These Op-Amps are designed based on 0.5 micron CMOS process with 5 volts supply voltage. The Cadence environment was used for the design, layout, and simulation. The final chip will be implemented through MOSIS, with AMI's C5N process. The device will be packaged in a 40-pin ceramic DIP and tested in the Fall of 2007.

### Part II

### 4. Circuit Components-Schematics

Figure 4.1 shows the test schematic of Op-Amps. The bias circuit provides the bias current and voltage to the Op-Amps. The inputs of the two Op-Amps are connected to each other so that they share the same input signal. Their output signals are then collected separately and compared. This setup is designed specifically for the purpose of performance comparison.



Figure 4.1: Test schematic of the Op-Amps

The test schematic illustrates that the circuit consists of three major components. They are the new structure Op-Amp, the Folded-Cascode Op-Amp, and the bias circuit. In the following sections, these three components will be described and discussed in details. The complete view of schematic can be found in Appendix A.

#### 4.1 New structure Op-Amp design

Figure 4.2 shows the first stage of the new structure Op-Amp. This structure combines the advantage of a fully differential pair with an active current source load and a differential pair with a current mirror load. The active current source M3 and M4 source the possible maximum current for the input pair to reduce the thermal noise. The current M7 and M8 combine with the transconductance of the input pair to define the DC gain. Stage of M5 and M6, which is the cascode stage, reduces the Miller effect, thereby increase the bandwidth of the amplifier. This stage increases the output resistance looking into the drain of M6 and therefore increases the gain of the differential pair. It also reduces the short channel variation of the input stage. The bias current of input pair is ratioed between M<sub>3,4</sub> and M<sub>7,8</sub>. M<sub>3,4</sub> sources most of the bias current. This structure has advantage of increasing the small-signal gain without deteriorating the noise performance. A large bias current, e.g. 3mA, for the high aspect ration input pair was chosen for improving the bandwidth, lowering the flicker noise, and achieving higher DC gain.



Figure 4.2: First stage of the new structure Op-Amp

Figure 4.3 shows the noise model for the new structure. The noise contribution of each gate is referred back to their own gate input. Symmetry has been assumed in this model, i.e. the noise contribution of M1, M3, M5 and M7 are the same as those of M2, M4, M6 and M8.



Figure 4.3: Noise model for the new structure [1]

Figure 4.4 shows the small signal noise model for the input stage of  $M_{1,2}$ . We have omitted the parasitic effect and the output noise from M2 is:

$$v_{no2} = g_{m2} r_8 v_{n2} \approx -g_{m2} r_0 v_{n2} \tag{4.1}$$

Where  $r_0$  is the small signal output resistance of the circuit in Figure 4.2. Noise contribution of the active current source load stage M<sub>3,4</sub> is similar to M<sub>1,2</sub>. We can get:

$$v_{no4} = g_{m4} r_8 v_{n4} \approx -g_{m4} r_0 v_{n4} \tag{4.2}$$



Figure 4.4: Small signal noise model for the input stage of  $M_{1,2}$  [1]

The small signal model for  $M_{7,8}$  is shown in Figure 4.5. The noise contribution from M8 is approximately by:

$$v_{no8} = g_{m8} r_8 v_{n8} \approx -g_{m8} r_0 v_{n8} \tag{4.3}$$



Figure 4.5: Small signal model for M<sub>7,8</sub> [1]

The small signal noise model for the cascode stage  $M_{5,6}$  is shown in Figure 4.6. And the noise contribution from M6 is approximately by:

$$v_{no6} = \frac{-g_{m6}r_6r_8}{r_6 + r_8 + g_{m6}r_6r_2} v_{n6} \approx \frac{r_8}{r_2} v_{n6}$$
(4.4)



Figure 4.6: Small signal model for  $M_{5,6}$  [1]

Since this noise is much smaller than those generated by current mirror loads, the input stage, and active current, it was omitted in the noise analysis. The noise contribution from the current bias M0 is also omitted due to the small value comparing to the other stage's input referred noise.

Combining the noise models and with some algebra, the flicker noise and thermal noise can be shown:

$$v_{flic\,ker}^{2}(f) = \frac{KF_{n}}{\mu_{n}C_{OX}^{2}W_{2}L_{2}f} \left[1 + \frac{KF_{p}}{KF_{n}}\left(\frac{L_{2}}{L_{4}}\right)^{2}\frac{I_{D4}}{I_{D2}} + \frac{KF_{p}}{KF_{n}}\left(\frac{L_{2}}{L_{8}}\right)^{2}\frac{I_{D8}}{I_{D2}}\right]$$
(4.5)

$$v_{thermal}^{2} = \frac{16kT}{3\sqrt{2\mu_{n}C_{ox}(W/L)_{2}I_{D2}}} \left(1 + \sqrt{\frac{\mu_{p}(W/L)_{4}I_{D4}}{\mu_{n}(W/L)_{2}I_{D2}}} + \sqrt{\frac{\mu_{p}(W/L)_{8}I_{D8}}{\mu_{n}(W/L)_{2}I_{D2}}}\right)$$
(4.6)

From the expressions above we can reduce the noise through optimizing the sizes and aspect ratios of the MOSFETs, selecting appropriate input MOSFET type for  $M_{1,2}$ , optimizing the bias current of the input pair.

We have chosen the NMOS as the input pair for three reasons. First, NMOS has larger mobility  $\mu_n$  (2-3 times greater) than PMOS. According to Equation (4.6), NMOS has smaller thermal noise than PMOS. Second, the flicker noise could be dominant in the submicron process at frequency greater than 1 MHz. NMOS has smaller flicker noise coefficient. Third, NMOS has higher transition frequency  $f_T$  than PMOS, which helps achieving a higher bandwidth.

We have chosen a large size  $(W/L)_2$  for the input pair. Choosing channel length L of  $M_{3,4}$  and  $M_{7,8}$  larger than that of the input pair helps reducing the flicker noise. The aspect ratio of the input pair was chosen to be larger than those of  $M_{3,4}$  and  $M_{7,8}$  such that the thermal noise can be reduced. It should be noted that the input pair contributes most of the thermal noise and flicker noise by choosing such parameters for the FETs. The optimum gate length of  $M_{1,2}$  is found to be 0.75µm in the 0.5µm process by:

$$\frac{\partial v_{flic\,ker}^2}{\partial L_2} = 0 \tag{4.7}$$

Thanks to the new structure we can choose the bias current for the input up to 3 mili-amps for good noise performance without deteriorating the gain and voltage headroom at the output.

Overall, M1, M2, M3, M4 are responsible for the noise reduction and M1, M2, M5, M6, M7, and M8 are responsible for the DC gain. The DC gain and noise are often trade off in differential pair with current mirror load. However, for this new structure they can be optimized independently.

#### 4.2 Folded-Cascode structure Op-Amp

Figure 4.7 shows the schematic diagram for the Folded-Cascode structure. This structure is similar to the new structure Op-Amp. The differences are: M5 and M6 have been changed from NMOS to PMOS; current mirror load M7 and M8 have been connected to the ground instead of Vdd. Due the similarity of these two structures, the noise models for both of them are identical. However, by examination, the new structure has better noise performance than the Folded-Cascode one, provided the

current goes through M3 and M4 is the same for both of the structures. In the Folded-Cascode structure,  $I_{FM4}=I_{FM2}+I_{FM8}$ , while in the new structure,  $I_{M2}=I_{M4}+I_{M8}$ . We have assumed that  $I_{M4}=I_{FM4}$ , so that  $I_{M2}>I_{FM2}$ . Because of the larger of the bias current going through the input, the smaller the thermal noise, the new structure has better noise performance in theory.



Figure 4.7: Schematic diagram for the Folded-Cascode structure

Due to one of the objectives that we want to compare the performance of the two Op-Amps, the types, sizes and aspect ratios of the Folded-Cascode have chosen to match with the new structure Op-Amp.

Figure 4.8 and Figure 4.9 show the Op-Amp with a second stage, a common source amplifier. A Miller compensation scheme is used in the two-stage Op-Amp to achieve good phase margin.



Figure 4.8: Two stage Folded-Cascode Op-Amp



Figure 4.9: Two stage new structure Op-Amp

### 4.3 Bias Circuit

Figure 4.10 shows the bias core for the bias circuit. This bias circuit has good PSRR performance because the currents through  $M_{b3,b4}$  are not sensitive to the supply voltage to the first order.  $M_{b5}$  is a long channel device and  $M_{b5,b6,b7}$  consist of the start-up circuit.



Figure 4.10: Bias core for the bias circuit

Figure 4.11 shows the entire bias circuit. Current mirror is used to input or output bias current, while resistor network is used to provide voltage bias.



Figure 4.11: Entire bias circuit

#### 4.4 simulation results

Due to the lack of the noise model in the available Cadence, the noise simulation was unable to perform. However, the noise performance can be determined experimentally. We will address this issue in Chapter 7. The simulation was performed by biasing the input pair at 1.5V, feeding a small AC signal, collecting the output. Figure 4.1 shows the testing schematic.

Figure 4.12 shows the unity gain bandwidth of the Op-Amps with zero load. The flat gain shown in the figure is around 110dB. The unity gain bandwidth is 123.7 MHz. The red curve represents the Folded-Cascode structure, the blue one is for the new structure.



Figure 4.12: Unity gain bandwidth of the Op-Amps with zero load

Figure 4.13 shows the phase margin of the Op-Amps with zero load. The phase margin is about 65.9 Degrees. The red curve represents the Folded-Cascode structure, the blue one is for the new structure.



Figure 4.13: Phase margin of the Op-Amps with zero load

Figure 4.14 shows the unity gain bandwidth of the Op-Amps with 10pF load. The flat gain shown in the figure is around 110dB. The unity gain bandwidth is 100.9 MHz. The red curve represents the Folded-Cascode structure, the blue one is for the new structure.



Figure 4.14: Unity gain bandwidth of the Op-Amps with 10pF load

Figure 4.15 shows the phase margin of the Op-Amps with 10pF load. The phase margin is about 33.1 Degrees. The red curve represents the Folded-Cascode structure, the blue one is for the new structure.



Figure 4.15: Phase margin of the Op-Amps with 10pF load

Figure 4.16 shows the unity gain bandwidth of the Op-Amps with 20pF load. The flat gain shown in the figure is around 110dB. The unity gain bandwidth is 86.36 MHz. The red curve represents the Folded-Cascode structure, the blue one is for the new structure.



Figure 4.16: Unity gain bandwidth of the Op-Amps with 20pF load

Figure 4.17 shows the phase margin of the Op-Amps with 20pF load. The phase margin is about 18.6 Degrees. The red curve represents the Folded-Cascode structure, the blue one is for the new structure.



Figure 4.17: Phase margin of the Op-Amps with 20pF load

### 4.5 Pin-out table and probe-pad table

The die size available for the current design is 0.153" x 0.133" and it is packaged as a 40 pin DIP. Depending on the location some pins have higher parasitics than others. Table 1 shows the electrical characteristic of the 40 pin DIP. Pins were assigned based on the sensitivity of the signals. Vdd and Ground were assigned to pin20 and pin40 respectively. For low noise applications, Pins with the lowest parasitics i.e. pin10, pin11, pin30, and pin31, were used for the critical signals, such as output, and input signals, in order to minimize the noise that may be introduced by the pin trace. Table 2 shows the Pin-out table.

| Pin         | R (ohm) | L (nH) | C (pF) | t <sub>of</sub> (ps) |
|-------------|---------|--------|--------|----------------------|
| 1,20,21,40  | 0.217   | 8.18   | 5.32   | 209                  |
| 2,19,22,39  | 0.177   | 7.92   | 4.39   | 187                  |
| 3,18,23,38  | 0.154   | 7.34   | 3.37   | 157                  |
| 4,17,24,37  | 0.110   | 6.48   | 2.34   | 1213                 |
| 5,16,25,36  | 0.103   | 5.69   | 2.16   | 111                  |
| 6,15,26,35  | 0.0661  | 4.37   | 1.43   | 79.0                 |
| 7,14,27,34  | 0.0646  | 4.54   | 1.48   | 81.9                 |
| 8,13,28,33  | 0.0498  | 3.69   | 1.05   | 62.3                 |
| 9,12,29,32  | 0.0378  | 3.54   | 0.863  | 55.3                 |
| 10,11,30,31 | 0.0247  | 3.15   | 0.660  | 45.6                 |

Table 1: Electrical characteristic of the 40 pin DIP

| Pin# | Pad# | Purpose                                                          |
|------|------|------------------------------------------------------------------|
| 3    | 3    | "Vb0", bias voltage input for the new structure (4.61V)          |
| 9    | 9    | "Fout", Op-Amp Output of the Folded-Cascode                      |
| 10   | 10   | "Fin+", positive input of the Op-Amps                            |
| 11   | 11   | "Fin-", negative input of the Op-Amps                            |
| 12   | 12   | "Nout", Op-Amp Output of the new structure                       |
| 16   | 16   | "Fvbf", 1.5 V output (can be used for biasing the input pair)    |
| 17   | 17   | "Nvb0", 4 V output                                               |
| 18   | 18   | "Vbf", Bias input for the Folded-Cascode (2.45V)                 |
| 20   | 20   | N/A (Pins not in the list are all unavailable)                   |
| 21   | 21   | Vdd (5V)                                                         |
| 23   | 23   | "Vbf1", second device, Bias input for the Folded-Cascode (2.45V) |
| 24   | 24   | "Nvb0", second device, 4 V output                                |
| 25   | 25   | "Fvbf1", second device, 1.5 V output                             |
| 29   | 29   | "Nout1", second device, Op-Amp Output of the new structure       |
| 30   | 30   | "Fin-1", second device, negative input of the Op-Amps            |
| 31   | 31   | "Fin+1", second device, positive input of the Op-Amps            |
| 32   | 32   | "Fout1", second device, Op-Amp Output of the Folded-Cascode      |
| 38   | 38   | "Vb01", second device, bias voltage input for the new structure  |
| 40   | 40   | Ground                                                           |

Table 2: Pin-out and Pad-out

#### 5. Layout

Figure B.1 shows the entire layout of the chip. The upper half consists of the bias circuit, the Folded-Cascode Op-Amp, and the new structure Op-Amp. Metal3 covers the upper half of the chip to provide shielding. The low half is the mirror of the upper half except that it does not have the Metal3 shielding. Comparison of the shielding effect can be achieved by such design.

In the following sections, the design considerations, post layout simulation and performance issues will be addressed. The complete view of layout can be found in appendix B.

#### 5.1 Design considerations

The layout considerations for all components share some general characteristics such as reducing the cell size, minimizing the noise and introducing large number of contacts wherever possible. Multipliers and fingers were used wherever appropriate to help the cell in good shape and improve matching. Ground (GND) and Vdd rings were implemented to minimize the noise coupling between components. The design rule of at least 15% poly also require additional poly to be added if necessary.

In the following section, special considerations for this circuit will be addressed.

#### 5.2 Layout techniques

Large devices can result in large parasitics if some layout issues are not considered. Figure 5.1 shows the layout of the input pair. This input pair has a large W/L, which would have large parasitics in both resistive and capacitive if fingers and multipliers are not used. More contacts along the width of both source and drain reduce the diffusion resistance of the source and drain. The dummy poly strips on both sides of the device are used to help minimize the effects of undercutting the poly on the outer edges after patterning. If the dummy strips had not been used, the poly of the outermost gates would have been etched out more, resulting in a mismatch of the parallel devices.



Figure 5.1: Layout of the input pair

Figure 5.2 shows the layout of the current mirror using interdigitation. When matching two devices, it is imperative that the devices are as symmetrical as possible. This requires that the devices need to be oriented in the same direction. Splitting the devices into parallel devices and interdigitizing them can distribute the process gradients across the devices, and thus improving matching.



Figure 5.2: Layout of the current mirror using interdigitation

The gate of the modern CMOS device is made of polysilicon material often with a silicided surface layer instead of metal. The polysilicon silicided gate is more resistive than metal, and therefore noisier. In our low noise Op-Amp design, the wide transistors are used as input pair and the contribution of noise from the gate need to be minimized by proper layout. In Figure 5.2, each ends of the gate are connected together to reduce the overall gate resistance.

#### 5.3 Post layout simulation

After layout, the circuit with parasitic was simulated. The following figures show some interesting results.

Figure 5.3 shows the unity gain bandwidth of the Op-Amps with zero load. The flat gain shown in the figure is around 105dB. The unity gain bandwidth is 212 MHz. The red curve represents the Folded-Cascode structure, the blue one is for the new structure.



Figure 5.3: Unity gain bandwidth of the Op-Amps with zero load

Figure 5.4 shows the phase margin of the Op-Amps with zero load. The phase margin is about 91.51 Degrees. The red curve represents the Folded-Cascode structure, the blue one is for the new structure.



Figure 5.4: Phase margin of the Op-Amps with zero load

Figure 5.5 shows the unity gain bandwidth of the Op-Amps with 10pF load. The flat gain shown in the figure is around 105dB. The unity gain bandwidth is 133.3 MHz. The red curve represents the Folded-Cascode structure, the blue one is for the new structure.



Figure 5.5: Unity gain bandwidth of the Op-Amps with 10pF load

Figure 5.6 shows the phase margin of the Op-Amps with 10pF load. The phase margin is about 35.2 Degrees. The red curve represents the Folded-Cascode structure, the blue one is for the new structure.



Figure 5.6: Phase margin of the Op-Amps with 10pF load

Figure 5.7 shows the unity gain bandwidth of the Op-Amps with 20pF load. The flat gain shown in the figure is around 105dB. The unity gain bandwidth is 93.67 MHz. The red curve represents the Folded-Cascode structure, the blue one is for the new structure.



Figure 5.7: Unity gain bandwidth of the Op-Amps with 20pF load
Figure 5.8 shows the phase margin of the Op-Amps with 20pF load. The phase margin is about 28.3 Degrees. The red curve represents the Folded-Cascode structure, the blue one is for the new structure.



Figure 5.8: Phase margin of the Op-Amps with 20pF load

## 5.4 Performance issues

By comparing the simulation with and without the analog-extracted, we have found that the open loop gain of the Op-Amps has decreased  $\sim$ 5dB from  $\sim$ 110dB to  $\sim$ 105dB, the bandwidth and phase margin have increased. Table 3 shows the results with and without parasitics. Although the gain has decreased, the bandwidth and phase margin has improved with parasitics. It should be noted that the bias voltages for the Op-Amps have changed from internal bias, 1.5V for the Folded-Cascode structure and 4V for the new structure, to external bias, 2.45V for the Folded-Cascode structure and 4.64V for the new structure.

Table 3: Simulation results with and without parasitics

| Output Load | Without   | parasitics   | With parasitics |              |  |
|-------------|-----------|--------------|-----------------|--------------|--|
|             | Bandwidth | Phase Margin | Bandwidth       | Phase Margin |  |
| 0 F         | 123MHz    | 65.9°        | 212MHz          | 91.51°       |  |
| 10 pF       | 100.9MHz  | 33.1°        | 133.3MHz        | 35.2°        |  |
| 20 pF       | 86.36MHz  | 18.6°        | 93.67MHz        | 28.3°        |  |

## 6. Verification

Physical design verification is accomplished by Design Rule Checking (DRC) and Layout versus Schematics (LVS). DRC verifies that the layout does not violate the manufacturing rules. LVS verifies that the physical layout logically matches the schematic in the number of terminals, components, component sizes and interconnection etc. After the DRC is passed, the layout is extracted and then LVS. After design and layout verification, the analog extracted schematic is created for simulating the circuit performance with parasitics.

## 6.1 DRC

DRC was performed on the individual level before running on the entire chip. The following figure shows that DRC is passed on the top level, which means that the entire chip does not violate the manufacturing rules and it is ready for next step, extraction.

|      |          | icfb - Log; /usr/grads/gzhong/CDS.log                                                           |        |     |
|------|----------|-------------------------------------------------------------------------------------------------|--------|-----|
| File | Tools    | Options                                                                                         | Help   | 1   |
|      |          | drc(TransistorElecEdge (notch < (lambda * 3.0)) errMesg)                                        |        |     |
| exec | cuting:  | drc(TransistorElecEdge activeEdge (enc < $(lambda * 2.0)$ ) errMesg)                            |        |     |
|      |          | drc(TransistorElecEdge activeEdge (sep < (lambda * 1.0)) errMesg)                               |        |     |
| exec | cuting:  | drc(TransistorElecEdge polyEdge (sep < (lambda * 2.0)) errMesg)                                 |        |     |
|      | 12/20    | drc(TransistorElecEdge polyEdge (ovlp < (lambda * 2.0)) errMesg)                                |        |     |
| exec | cuting:  | drc(TransistorElecEdge cpEdge (sep < (lambda * 3.0)) errMesg)                                   |        |     |
| exec | cuting:  | saveDerived(geomAnd(iransistorLied op) erimesd)                                                 |        |     |
| exec | uting:   | arc(iiansistorieteeuuge taeuge (sep < (iamoua ~ 5.0)) erimesg)                                  |        |     |
| ever | uting.   | dec(refidee (width < (lambda * 2 0)) er/Mesq)                                                   |        |     |
| GACC | sacing.  | drc(ccEdge (sen < (lambda * 3.0)) errMesg)                                                      |        |     |
|      |          | drc(ceEdge (sopth) (lambda * 3.0)) errMesg)                                                     |        |     |
| exec | uting:   | drc(ce (area > ((lambda * 2.0 * (lambda * 2.0)) + (lambda * 0.1 * (lambda * 0.1)))              |        |     |
| exec | uting:   | drc(CapacitorElecEdge ceEdge (enc < (lambda * 3.0)) errMesg)                                    |        |     |
| exec | uting:   | drc(TransistorElecEdge ceEdge (enc < (lambda * 2.0)) errMesg)                                   |        |     |
| exec | uting:   | saveDerived(geomAndNot(ce elec) "(SCMOS Rules 13.3,13.4) electrode enclosure of cont            |        |     |
| exec | uting:   | drc(ceEdge polyEdge (sep < (lambda * 3.0)) errMesg)                                             |        |     |
| exec | uting:   | saveDerived(geomOutside(geomAnd(ce poly) CapacitorElec) errMesg)                                |        |     |
| exec | uting:   | drc(ceEdge activeEdge (sep < (lambda * 3.0)) errMesg)                                           |        |     |
| exec | cuting:  | saveDerived(geomAnd(ce active) errMesg)                                                         |        |     |
| exec | cuting:  | drc(via2Edge (width < (lambda * 2.0)) errMesg)                                                  |        |     |
|      |          | drc(via2Edge (sep < (lambda * 3.0)) errMesg)                                                    |        |     |
| exec | cuting:  | drc(via2 (area > ([lambda * 2.0 * (lambda * 2.0)) + (lambda * 0.1 * (lambda * 0.1)))            |        |     |
| exec | cuting:  | drc(metal2Edge via2Edge (enc < (Lambda * 1.U)) errMesg)                                         |        |     |
| exec | cuting:  | saveDerived(geomAndNot(via2_metal2) errMesg)                                                    |        |     |
| exec | cuting:  | drc(metal3Edge (width < (lambda * 5.0)) errMesg)                                                |        |     |
|      |          | drc(metal3bdge (sep < (lambda * 3.0)) errMesg)                                                  |        |     |
|      |          | arc(metal3Edge (notch < (lambda * 3.0)) ernwesg)                                                |        |     |
| exec | cuting:  | arc(metalshige viazhoge (enc < (lamoda * z.))) errmesg)                                         |        |     |
| exec | uting:   | darchistraadaa (midth ( lambda + 4 0)) ar Maar)                                                 |        |     |
| CACC | sucring. | $dr_c(high rest dge (wind (1)) = hdge (4,0)) er Meeg)$                                          |        |     |
|      |          | $drc(high resEdge(cop))$ (lambda $\pm 4.0$ ) er Mesg)                                           |        |     |
| exec | uting    | dro(highresEdge caEdge (sen / (lambda + 2 D)) errMesg)                                          |        |     |
| exec | uting    | drc(highresEdge coEdge (sep < (lambda * 2 0)) errMesg)                                          |        |     |
| exec | uting:   | saveDerived (geomAnd (highres ca) errMesg)                                                      |        |     |
| exec | uting:   | saveDerived(geomAnd(highres cp) errMesg)                                                        |        |     |
| exec | uting:   | drc(highresEdge activeEdge (sep < (lambda * 2.0)) errMesg)                                      |        |     |
| exec | uting:   | drc(highresEdge geomGetEdge(geomAndNot(elec geomButting(elec elecHighres))) (sep < (            |        |     |
| exec | uting:   | saveDerived(geomEutting(elecHighres geomAndNot(elec elecHighres) (ignore == 2)) errM            |        |     |
| exec | uting:   | saveDerived(geomAnd(elecHighres nwell) "(SCMOS Rule 27.6) resistor must be outside w            |        |     |
| exec | uting:   | saveDerived(geomAnd(elecHighres active) "(SCMOS Rule 27.6) resistor must be outside             |        |     |
| exec | cuting:  | drc(elecHighresEdge (width < (lambda * 5.0)) errMesg)                                           |        |     |
|      |          | drc(elecHighresEdge (sep < (lambda * 7.0)) errMesg)                                             |        |     |
|      | 17/02    | drc(elecHighresEdge (notch < (Lambda * (U)) errMesg)                                            |        |     |
| exec | uting:   | drc(elechighrestdge highresEdge (sep < (lambda * 2.0)) errMesg)                                 |        |     |
| DRC  | starte   | 1                                                                                               |        |     |
|      | compile. | CEGSUD MAY 13 23:38:34 2007                                                                     |        |     |
| ++++ | GPU TI   | IL = 00:00:23 IUIAL IIML = 00:00:57                                                             |        |     |
|      | Potal or | Summary of full violations for cell toplevertapeout layout ************************************ |        |     |
|      | totar e. | Hors Found o                                                                                    |        | -   |
| -    | _        |                                                                                                 |        |     |
|      |          |                                                                                                 |        |     |
| mous | se L: si | howClickInfo() M: leHiMousePopUp() R:hiZoomAbsoluteScale(hi                                     | GetCur | ren |
| >    |          |                                                                                                 |        |     |

Figure 6.1: Message of "Design Rule Check"

# 6.2 Extract

Extraction was performed right after DRC and once the layout is extracted, it is ready for LVS.

|            |           |           | ļ                 | Extractor     |             |       |             | ×    |
|------------|-----------|-----------|-------------------|---------------|-------------|-------|-------------|------|
| ок         | Cancel    | Defaults  | Apply             |               |             |       |             | Help |
| Extract M  | lethod    | 🔶 flat    | . $\diamond$ macr | o cell 🔷 full | hier 🔷 inci | remer | ntal hier   |      |
| View Nam   | nes       | Extracted | extract           | edf           | Excell      | exce  | 11 <u>.</u> |      |
| Switch Na  | ames      |           | eep_lab           | els_in_extra  | acted_view  | Set   | Switches    |      |
| Run-Spec   | ific Comn | nand File |                   |               |             |       |             |      |
| Inclusion  | Limit     |           | 1000              | Limit I       | Rule Errors |       | 0           |      |
| Join Nets  | With Sam  | ne Name   |                   | Limit I       | Run Errors  |       | 0           |      |
| Echo Com   | mands     |           |                   |               |             |       |             |      |
| Rules File |           |           | divaEXI           | ſ. rulį       |             |       |             |      |
| Rules Libr | rary      |           |                   | echLib_ami06  | č.          |       |             |      |
| Machine    |           |           | 🔶 local           | ◇ remote      | Machine     |       |             |      |
| Use Error  | Database  | 9         |                   |               |             |       |             |      |
|            |           |           |                   |               |             |       |             |      |
|            |           |           |                   |               |             |       |             |      |

Figure 6.2: Extractor

|       |        | icfb - Log: /usr/grads/gzhong/CDS.log                                                                    | -    | ×    |
|-------|--------|----------------------------------------------------------------------------------------------------------|------|------|
| File  | Tools  | Options                                                                                                  | Help | 1    |
| exect | sting: | npArea = measureParameter(area NPdiode 1e-12)                                                            |      | 14   |
|       |        | npPerimeter = measureParameter(perimeter NPdiode 1e-12)                                                  |      |      |
| execu | uting: | saveParameter(npArea "area")                                                                             |      |      |
| exect | uting: | saveParameter(npPerimeter "pj")                                                                          |      |      |
| execu | sting: | extractDevice(PNdiode (pDiff "PLUS") (nBulk "MINUS") "diode ivpcell NCSU_Analog_Par                      | ts") |      |
| exect | sting: | <pre>saveProperty(PNdiode "model" strcat(modelPrefix NCSU_modelSuffix["pndiode"]))</pre>                 |      |      |
| execi | uting: | pnArea = measureParameter(area PNdiode 1e-12)<br>pnPerimeter = measureParameter(perimeter PNdiode 1e-12) |      |      |
| exect | sting: | saveParameter (pnArea "area")                                                                            |      |      |
| execu | sting: | saveParameter(pnPerimeter "pj")                                                                          |      |      |
| execu | sting: | saveRecognition(nChannelTran "poly")                                                                     |      |      |
| exect | sting: | saveRecognition(pChannelTran "poly")                                                                     |      |      |
| execu | sting: | saveInterconnect((elec "elec"))                                                                          |      |      |
| exect | sting: | saveInterconnect((ce "cc"))                                                                              |      |      |
| exect | sting: | saveInterconnect((nBulk "nwell"))                                                                        |      |      |
| execu | sting: | saveInterconnect((nOhmic "active"))                                                                      |      |      |
| exect | sting: | <pre>saveInterconnect((p0hmic "active"))</pre>                                                           |      |      |
| execu | sting: | saveInterconnect((nDiff "active"))                                                                       |      |      |
| execu | sting: | saveInterconnect((pDiff "active"))                                                                       |      |      |
| exect | sting: | <pre>saveInterconnect((poly "poly"))</pre>                                                               |      |      |
| execu | sting: | saveInterconnect((metal1 "metal1"))                                                                      |      |      |
| exect | sting: | <pre>saveInterconnect((nOhmicContact "cc"))</pre>                                                        |      |      |
| execu | sting: | <pre>saveInterconnect((p0hmicContact "cc"))</pre>                                                        |      |      |
| execu | sting: | saveInterconnect((nDiffContact "cc"))                                                                    |      |      |
| execu | sting: | <pre>saveInterconnect((pDiffContact "cc"))</pre>                                                         |      |      |
| execu | sting: | saveInterconnect((cp "cc"))                                                                              |      |      |
| execu | sting: | <pre>saveInterconnect((metal2 "metal2"))</pre>                                                           |      |      |
| exect | sting: | saveInterconnect((via "via"))                                                                            |      |      |
| execu | sting: | <pre>saveInterconnect((metal3 "metal3"))</pre>                                                           |      |      |
| exect | sting: | saveInterconnect((via2 "via2"))                                                                          |      |      |
| execu | sting: | <pre>saveInterconnect((nwellRes "res_id"))</pre>                                                         |      |      |
| execu | sting: | saveInterconnect((polyRes "res Id"))                                                                     |      |      |
| execu | sting: | saveInterconnect((elecRes "res_id"))                                                                     |      |      |
| execu | sting: | saveInterconnect((elecHighres "res id"))                                                                 |      |      |
| execu | sting: | saveDerived(metal1 ("metal1" "net") cell view)                                                           |      |      |
| exect | sting: | saveDerived(metal2 ("metal2" "net") cell view)                                                           |      |      |
| execu | sting: | saveDerived(via ("via" "net") cell_view)                                                                 |      |      |
| exect | sting: | saveDerived(metal3 ("metal3" "net") cell_view)                                                           |      | 1    |
| execu | sting: | saveDerived(via2 ("via2" "net") cell_view)                                                               |      |      |
| execu | sting: | copyGraphics(("text" "drawing") all)                                                                     |      |      |
| Extra | action | startedMon May 14 00:19:43 2007<br>completedMon May 14 00:20:17 2007                                     |      |      |
| (     | CPU TI | ME = 00:00:14 TOTAL TIME = 00:00:34                                                                      |      |      |
| ****  | *****  | Summary of rule violations for cell "TopLevelTapeout layout" *********                                   |      |      |
| To    | otal e | rrors found: 0                                                                                           |      |      |
| savir | ng rep | VLSIzhong/TopLevelTapeout/extracted                                                                      |      |      |
|       |        |                                                                                                          |      | 13   |
| 24    |        |                                                                                                          |      | per- |
|       |        |                                                                                                          |      |      |
|       |        |                                                                                                          |      |      |
| mous  | e L: s | howClickInfo() M: leHiMousePopUp() R: setExtForm()                                                       |      |      |
| -     |        |                                                                                                          |      | _    |

Figure 6.3: Message of "Extraction complete"

## 6.3 LVS

LVS verifies that the physical layout logically matches the schematic in the number of terminals, components, component sizes and interconnection etc. The following figures show that LVS is passed.

|                                          | Artist LVS                                            | _ <b>-</b> ×         |  |  |  |  |
|------------------------------------------|-------------------------------------------------------|----------------------|--|--|--|--|
| Commands                                 |                                                       | Help 12              |  |  |  |  |
| Run Directory                            | LVS                                                   | Browse               |  |  |  |  |
| Create Netlist                           | schematic                                             | extracted            |  |  |  |  |
| Library                                  | VLSIzhong                                             | VLSIzhong            |  |  |  |  |
| Cell                                     | TopLevelTapeout                                       | TopLevelTapeout      |  |  |  |  |
| View                                     | schematic                                             | extracted            |  |  |  |  |
|                                          | Browse Sel by Cursor                                  | Browse Sel by Cursor |  |  |  |  |
| Rules File                               | divaLVS.rul                                           | Browse               |  |  |  |  |
| Rules Library                            | rary MCSU_TechLib_ami06                               |                      |  |  |  |  |
| LVS Options Rewiring Device Fixing       |                                                       |                      |  |  |  |  |
|                                          | Create Cross Reference                                | Terminals            |  |  |  |  |
| Correspondence File lvs_corr_file Create |                                                       |                      |  |  |  |  |
| Switch Names                             | Хи.<br> -                                             |                      |  |  |  |  |
| Priority 🛛                               | Run local 🗕                                           |                      |  |  |  |  |
| Run                                      | Output Error Display                                  | Monitor Info         |  |  |  |  |
|                                          | Backannotate Parasitic Probe Build Analog Build Mixed |                      |  |  |  |  |

Figure 6.4: Artist LVS

|         | Analysis Job Succeeded                                                                  | ×   |
|---------|-----------------------------------------------------------------------------------------|-----|
| a<br>11 | Job '/usr/grads/gzhong/vlsi/LVS' that was started at 'May 13 23:58:08 2007' has succeed | led |
|         | OK Cancel Help                                                                          |     |

Figure 6.5: Message of "Analysis Job Succeeded"

| /usr/grads/gzhong/vlsi/LV5/si.out                                               |                                                                             |                                                  |                                                                       | ×       |    |   |
|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------|---------|----|---|
| File                                                                            |                                                                             |                                                  |                                                                       | Help    | 1: | 3 |
| [@(#)\$CDS: LVS                                                                 | .exe version                                                                | n 5.1.0 08/23/2                                  | 006 23:02 (cicln01) \$                                                |         |    |   |
| Command line:<br>Like matching<br>Net swapping<br>Fixed device<br>Using termina | /home/cader<br>j is enabled.<br>is enabled.<br>checking is<br>al names as ( | nce/IC5141_USR4,<br>enabled.<br>correspondence j | /tools/dfII/bin/32bit/LVS.exe -dir /usr/grads/gzhong/vlsi.<br>points. | /L∀S -1 | -  |   |
| Net-list                                                                        | summary for                                                                 | /usr/grads/gzh                                   | ong/vlsi/LVS/layout/netlist                                           |         |    |   |
| count                                                                           |                                                                             |                                                  |                                                                       |         |    |   |
| 18                                                                              | 1                                                                           | terminals                                        |                                                                       |         |    |   |
| 26                                                                              | 3                                                                           | ces                                              |                                                                       |         |    |   |
| 20                                                                              | (                                                                           | сар                                              |                                                                       |         |    |   |
| 620                                                                             | 1                                                                           | omos                                             |                                                                       |         |    |   |
| 944                                                                             | r                                                                           | nnos                                             |                                                                       |         |    |   |
| Net-list<br>count                                                               | summary for                                                                 | /usr/grads/gzh                                   | ong/vlsi/LVS/schematic/netlist                                        |         |    |   |
| 80                                                                              | r                                                                           | nets                                             |                                                                       |         |    |   |
| 18                                                                              | 1                                                                           | terminals                                        |                                                                       |         |    |   |
| 12                                                                              | 1                                                                           | res<br>                                          |                                                                       |         |    |   |
| 65                                                                              |                                                                             | sap<br>mos                                       |                                                                       |         |    |   |
| 75                                                                              | 1<br>1<br>1                                                                 | nnos                                             |                                                                       |         |    |   |
|                                                                                 |                                                                             |                                                  |                                                                       |         |    |   |
| Terminal                                                                        | corresponder                                                                | nce points                                       |                                                                       |         |    |   |
| N155<br>NE4                                                                     | ND I                                                                        | rout<br>Pout1                                    |                                                                       |         |    |   |
| N254                                                                            | N7 H                                                                        | rvbf                                             |                                                                       |         |    |   |
| N228                                                                            | N19 H                                                                       | rvbf1                                            |                                                                       |         |    |   |
| N96                                                                             | N8 :                                                                        | In+                                              |                                                                       |         |    |   |
| N179                                                                            | N15 :                                                                       | In+1                                             |                                                                       |         |    |   |
| N154<br>N120                                                                    | N4 .                                                                        | [n-<br>[x 1                                      |                                                                       |         |    |   |
| M139<br>M71                                                                     | N9 .<br>N5 N                                                                | In-I<br>Jout                                     |                                                                       |         |    |   |
| N192                                                                            | N13 1                                                                       | Nout1                                            |                                                                       |         |    |   |
| N262                                                                            | N17 N                                                                       | 1vb0                                             |                                                                       |         |    |   |
| N37                                                                             | N18 1                                                                       | Vvb01                                            |                                                                       |         |    |   |
| N223                                                                            | N12 V                                                                       | 7b0                                              |                                                                       |         |    |   |
| N250<br>N100                                                                    | NIU NIA                                                                     | /bU1<br>1-6                                      |                                                                       |         |    |   |
| N145                                                                            | N16 V                                                                       | 701<br>75f1                                      |                                                                       |         |    |   |
| N138                                                                            | N1 O                                                                        | md!                                              |                                                                       |         |    |   |
| NO                                                                              | NŪ v                                                                        | zdd!                                             |                                                                       |         |    |   |
| Devices in th                                                                   | ne netlist bu                                                               | it not in the r                                  | iles:                                                                 |         |    |   |
| Devices in th                                                                   | ncitor<br>ne rules but                                                      | not in the net                                   | list:                                                                 |         |    |   |
| The net-lists                                                                   | s match                                                                     |                                                  |                                                                       |         |    | H |
|                                                                                 |                                                                             | layout scl                                       | nematic                                                               |         |    |   |
|                                                                                 |                                                                             | instanc                                          | 3                                                                     |         |    |   |
| un-ma                                                                           | atched                                                                      | 0                                                | 0                                                                     |         |    |   |
| rewii<br>eize                                                                   | errore                                                                      | 0                                                | 0<br>N                                                                |         |    |   |
| prune                                                                           | ed                                                                          | ŏ                                                | 0                                                                     |         |    |   |
| activ                                                                           | 7e                                                                          | 1610                                             | 156                                                                   |         |    |   |
| total                                                                           | <u>E</u>                                                                    | 1610                                             | 156                                                                   |         |    |   |
|                                                                                 |                                                                             | nets                                             |                                                                       |         |    |   |
| ບກ-ກອ                                                                           | atched                                                                      | 0                                                | 0                                                                     |         |    |   |
| merge                                                                           | d                                                                           | 0                                                | 0                                                                     |         |    |   |
| prune                                                                           | bd                                                                          | 0                                                | 0                                                                     |         |    |   |
| activ                                                                           | 7e                                                                          | 94                                               | 80                                                                    |         |    |   |
| total                                                                           | 11.                                                                         | 94                                               | 00                                                                    |         |    |   |
|                                                                                 |                                                                             | termina                                          | ls                                                                    |         |    |   |
| un-ma                                                                           | atched                                                                      | 0                                                | U                                                                     |         |    |   |
| diffe                                                                           | erent type                                                                  | 0                                                | 0                                                                     |         |    |   |

Figure 6.6: Message of "Net-lists match"

## Part III

#### 7. Experimental Testing

To measure the noise, a sine wave can be applied to the circuit under test (CUT). The output of the CUT is then amplified and measured by a spectrum analyzer. In such measurement setup, a sine wave source is required. In this setup, radiated signals can introduce error by coupling into the test system through the ground loop.

Figure 7.1 shows another measurement scheme for MOSFET noise measurement [2]. In this setup, no external input signal is needed to apply to the CUT. The noise of the Op-Amp is directly amplified and measured. The CUT can then be placed into a metal box to reduce the coupling of the external radiated signals. This setup is able to achieve a bandwidth from 100 KHz up to 200 MHz, which is necessary to fully characterize the performance the low noise Op-Amps in the range of interested frequency. In this setup, the designed Op-Amps are in unity gain configuration [3]. The noises are amplified by the low noise transimpedance amplifier and then measured by a network/spectrum analyzer such as HP4195A. The additional gain stage in Figure 7.1 is optional. A capacitor is used to decouple the output current of the Op-Amp from the input of the low noise amplifiers. The transfer function defined from the positive input of the Op-Amp to the input of the HP4195A can be measured by applying a reference signal from HP4195A through switch S2 to the positive input of the Op-Amp. The input referred noise spectral density can be obtained by dividing the spectral density of measured output noise by the transfer function. The DUT shares the same inputs. S3 controls which output to be measured. Figure 7.2 shows the schematic of the low noise transimpedance amplifier [2]. Device  $Q_p$  is a BFT93 low noise PNP transistor, and Q1 to Q4 are NE856 low noise NPN transistors.



Figure 7.1: Measurement scheme for MOSFET noise measurement



Figure 7.2: Schematic of the low noise transimpedance amplifier

In the tape-out design, all the bias current is internal for the Op-Amps. The bias voltages for the Op-Amps are externally tunable. In such a design, the parameters of the Op-Amps can be tuned to desired values for performance comparison. In the post

layout simulation, we have known that the external bias is necessary because of the parasitics. The bias voltage needs to be tuned to achieve reasonable gain.

The requirement for the testing PCB would be including a 5 Volts working voltage and two bias voltages. Recommended values for these two bias voltages would be 2.45V for the Folded-Cascode structure, and 4.64V for the new structure Op-Amp. The PCB should be also including all the other necessary voltage/current sources, for example, reference voltages for the low noise transimpedance amplifier.

Figure 7.3 shows the simplified schematic for the PCB testing board.



Figure 7.3: Simplified schematic for the PCB testing board

The Op-Amp should show some correct amplification behavior with some gain when in inverting configuration. Figure 7.4 shows the sine wave input setup. If one chooses 1 KHz sine wave as the input signal,  $R1=2k\Omega$  and  $R2=100K\Omega$ , then the oscilloscope should show a gain of 50 and a phase difference of 180° between the input and the output.



Figure 7.4: Sine wave input setup [1]

The AC gain measurement setup is shown in Figure 7.5. The voltage at the point A is too small to be directly measured. However, the value of  $V_A$  can be obtained by  $V_B$ 

through  $V_A = V_B(\frac{R_0}{R_0 + R_3})$ . AC gain at a given frequency is  $A = \frac{Out}{V_A}$ .



Figure 7.5: AC gain measurement setup [1]

## Part IV

### 8. Summary and conclusion

Two Op-Amps including a new structure and a Folded-Cascode structure are designed, laid out, and simulated based on the 0.5 micron CMOS process. While the literature emphasizes the reduction of flicker noise, the two structures in the project minimized the flicker noise and thermal noise simultaneously. These two Op-Amps are capable of operating in the frequency range of 1-10 MHz. Our results show that the two Op-Amps have comparable performance in simulation.

## 9. Suggestions for future studies/work

Although the objectives of the project were achieved successfully, there are several improvements can be made in the future work.

1. The width of the input pair of the low noise Op-Amp can be made larger to further decrease the flicker noise.

2. The bias current goes through the input pair can be made larger to further decrease the thermal noise.

3. If performance comparison of the two Op-Amps is not the objective, the gains of these two Op-Amps can be tuned to higher values.

4. The noise model for the simulation in Cadence needs to be added.

## 10. Biography of the author

Guixiong Zhong was born in Shantou, China and attended primary and secondary school in Shantou, China. He completed his M.S. in Physics from the University of Maine in May 2007. He is currently working towards a Master of Science in Electrical Engineering with a focus in the area of IC design and fabrication at the University of Maine.

Part V

11. Appendices for complete schematics and layout views

Appendix A

Complete schematics



Figure A.1: Test schematic for post layout



Figure A.2: Schematic of the new structure Op-Amp



Figure A.3: Schematic for the second stage of the new structure Op-Amp



Figure A.4: Schematic of the two stage new structure Op-Amp



Figure A.5: Schematic of the Folded-Cascode Op-Amp





Figure A.7: Schematic of the two stage Folded-Cascode Op-Amp



Figure A.8: Schematic of the bias core



Figure A.9: Schematic of the entire bias circuit



Figure A.10: Schematic of Pad Vdd



Figure A.11: Schematic of the Pad ground



Figure A.12: Schematic of the Pad IO



Figure A.13: Schematic of a current mirror

Appendix B

Complete layout views



Figure B.1: Layout of the entire chip



Figure B.2: Layout of the new structure Op-Amp



Figure B.3: Layout of the second stage for the new structure Op-Amp



Figure B.4: Layout of two stage new structure Op-Amp



Figure B.5: Layout of Folded-Cascode Op-Amp



Figure B.6: Layout for the second stage of the Folded-Cascode Op-Amp



Figure B.7: Layout of Folded-Cascode Op-Amp


Figure B.8: Layout of the bias core



Figure B.9: Layout of the entire bias circuit



Figure B.10: Layout of Pad Vdd



Figure B.11: Layout of Pad ground



Figure B.12: Layout of the Pad IO



Figure B.13: Layout of a current mirror

## Bibliography:

[1] Zhineng, Zhu, "Low Noise low Offset Operational Amplifier for Nanopore-based Gene Sequencer" M.S. thesis, the University of Maine, May, 2007.

[2] V. R. M. Manghisoni, L. Ratti and V. Speziali, "Instrumentation for noise measurements on CMOS transistors for fast detector preamplifiers", IEEE Transactions on Nuclear Science, Vol. 49, no. 3, pp 1281-1285, 2002.

[3] R. J. Baker, CMOS: Circuit Design, Layout, and Simulation. Hoboken, NJ, John Willey, 2005.